Implementation of Power Reduction Adder with High Recital Multiplier Vigneash L.*, Dr. Marimuthu C. N.** *Assistant Professor, Electronics and Communication Engineering, Maharaja Engineering College, Coimbatore, India **Professor, Electronics and Communication Engineering, Nandha Engineering College, Erode, India Online published on 2 August, 2016. Abstract In the rising portable device markets, low power circuits are becoming more eye catching. A Multiplier is the heart of most digital and high performance systems such as processors and filters. Carry save, Wallace tree, Array, Booth and modified booth multipliers are the various multiplier which have been established by many researchers. For the present day application, based on Vedic mathematics, Vedic multipliers are currently under emphasis due to their high speed and low power consumption. In this broadsheet, using fast adders, we propose a design of 8 bit multipliers (Hybrid CMOS, Carry save Adder and Carry Select Adder)to reduce the power delay product of multipliers anticipated for high recital and low power. Implementation results demonstrate that the proposed Vedic multipliers with fast adders really attain major enhancement in delay and power-delay product when compared with the conventional multipliers. Top Keywords Vedic Multiplier, Low power design, Carry Select Adder, Carry save Adder, Hybrid CMOS. Top |